

**Mentor/Mentee Supervisor Explanation** 

# Review Training Plan for New Engineers

Renesas Design Vietnam Co., Ltd.

Rev. 2.00

**General Administration Division** 

13<sup>th</sup> February 2015

# INDEX

- 1. Newly improved points in this modification
- 2. Background of the present situation
- 3. Issue and Solution
- 4. Definition of targeted engineer
- 5. Expected level of engineer
- 6. Countermeasure
- 7. Schedule

# 1. Newly improved points in this modification

- 1) When beginning Mentor/Mentee program, Decide targeted requirement of technical skill level in a unified method:
  - a) Decide the Expected technical skill level
  - b) Decide the Training Center curriculum course to be taken
- 2) When finishing Mentor/Mentee program, **Evaluate performance of both Mentor and Mentee** systematically:
  - a) Evaluate performance of Mentor and Mentee
  - b) Feed back result to Mentor and Mentee
  - c) Use evaluation in appraisal and promotion

# 2. Background of the present situation

- Nearly half is less than two year experience
  - Average working year is around 3 years. In case that the same resignation rate continues and we keep the current HC, this situation continues.
  - It is important to educate intensively in the first two years.
- The company continues to improve both OJT and OffJT. This time this material explains improvement of OJT (Mentor/Mentee). (For your reference, see Appendix for OffJT)



# 3. Issue and Solution

- 1. At present each department is doing Mentor/Mentee independently. There is not a unified framework of this activity.
  - -> HR organizes Mentor/Mentee with a unified framework.
- 2. At present we do not have clear and detailed requirement written regarding expected technical target after two years.
  - -> Eng. Div. defines unified expected technical target for engineers.
- 3. At present systematic execution is not enough in OJT (Mentor/Mentee).
  - -> HR sets procedure of Mentor/Mentee more systematically (e.g. relating to evaluation, TC training)

# 4. Definition of targeted engineer by Engineering Division

Minimum skill/role (Two years later)

| Experi ence     | Over all Image of Character                               | Technical<br>Ability                                  | Manageme<br>nt Ability                                      | Communicat ion Ability                                           | TOEIC |
|-----------------|-----------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-------|
| 1 Year<br>Later | Can do basic<br>work under<br>supervisor's<br>instruction | It should be defined by Department as following pages | Can keep assigned schedule                                  | Can report his problem to supervisor                             | -     |
| 2 Year<br>Later | Can do feedback<br>by looking at<br>result of work        |                                                       | Can keep schedule and raise alarm if necessary              | Can report work status in his team                               | -     |
| 3 Year<br>Later | Can instruct younger engineers in his responsible segment |                                                       | Can estimate schedule, and can make action to keep schedule | Can report problem in group, and can negotiate with group member | 650   |

# **5.1 Expected Level of engineers** Hardware (1/2: FE)

2-Year old engineers are expected to obtain skills below at level where he/she can complete task without help. Minimum skill/role (Two years later)

| Cotomouni              | Fronter                                                                                                                                                      | nd Design                                                                                                             |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Category               | Functional Design                                                                                                                                            | Functional Verification                                                                                               |
| Execution of Design &  | to create RTL level functional description and module connection with HDL                                                                                    | to list verification items based on product specifications and chip specifications                                    |
| Verification           | to describe timing constraints for chip and/or module levels                                                                                                 | to create test patterns covering verification items using HDL and assertions                                          |
|                        | to check RTL description using RTL checker and modify if errors are found                                                                                    | to conduct verification by using logic simulator with test patterns, judge results and modify input data if necessary |
|                        | to conduct synthesis with associated tool and retry synthesis with alteration of synthesis options and/or modification of RTL/SDC to meet specified criteria | to conduct verification coverage collection                                                                           |
| Evaluation of Design & | to check assignment proceeds as scheduled                                                                                                                    | to check assignment proceeds as scheduled                                                                             |
| Verification result    | to check design met given specification and modify it if necessary                                                                                           | to judge verification items are covered by test cases and evaluate coverage result                                    |
|                        | to summarize design information and constraints and provide them to DFT and layout designer                                                                  | to summarize verification results and report                                                                          |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO

# **5.2 Expected Level of engineers** Hardware (2/2: BE)

2-Year old engineers are expected to obtain skills below at level where he/she can complete task without help. Minimum skill/role (Two years later)

| Colto mo m.                                | Backen                                                                                                                                                                                                                                                                                                                                                                                      | Backend Design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Category                                   | Layout Design & STA                                                                                                                                                                                                                                                                                                                                                                         | DFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| Execution of Design & Verification         | to create floor-plan considering signal timing, chip size, wiring density, power constraints and hard-macro constraints to determine bonding PAD allocations on LSI die conforming to bonding rules to create chip layout based including power/ground network, CTS, Place & Route, considering timing and signal integrity to carry out signal routing improvement according to STA output | to insert Mux SCAN chain, logic BIST, memory BIST, boundary and IDDQ test scan into netlist with associated tool to check logic equivalence between before and after of DFT insertion with associated tool and provide feedback if necessary to create test patterns for SCAN and functional tests with associated tool and provide feedback if failure detection rate does not meet criteria to create patterns for defective memory replacement and conduct verifying memory rescue patterns |  |  |  |  |  |  |
| Evaluation of Design & Verification result | to check assignment proceeds as scheduled to verify if the chip-implementation conforms to the guidelines and specifications                                                                                                                                                                                                                                                                | to check assignment proceeds as scheduled to verify design and tests are met to test strategy of product                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|                                            | to summarize layout results and report                                                                                                                                                                                                                                                                                                                                                      | to summarize DFT results and report                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO



# **5.3 Expected Level of engineers**

#### **Software**

Minimum skill/role (Two years later)

| Skill<br>Role                                               | Verification<br>/Failure<br>analysis | Programming                                              | MCU<br>architecture                                                                | Operating<br>System                                            | Development<br>Process                                | QC in<br>software                                | Project<br>Management                                     |
|-------------------------------------------------------------|--------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------|
| Software design engineer (Function, Detail spec) role level | work                                 | Can do<br>feedback by<br>looking at<br>result of<br>work | Can<br>understand<br>architecture<br>of objective<br>MCU of<br>assigned<br>product | Can<br>understand<br>objective<br>OS of<br>assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work | Can do basic work under supervisor's instruction | Can do basic<br>work under<br>supervisor's<br>instruction |
| Coding<br>engineer<br>(Software<br>role level               |                                      | Can do<br>feedback by<br>looking at<br>result of<br>work | Can understand architecture of objective MCU of assigned product                   | Can<br>understand<br>objective<br>OS of<br>assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work | _                                                | _                                                         |
| Verificatio<br>/System<br>testing<br>engineer<br>role level | looking at<br>result of              | _                                                        | Can understand architecture of objective MCU of assigned product                   | Can<br>understand<br>objective<br>OS of<br>assigned<br>product | Can do<br>feedback by<br>looking at<br>result of work |                                                  | _                                                         |

Remarks: Individual targeted skill should be defined by Mentor/Mentee and MBO



# 6. Countermeasure: OJT

| # | Direction                                                                               | Current issue                                                               | Countermeasure                                                                                                                   |
|---|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1 | One unified standard should be made                                                     | The current OJT: Mentor Mentee System is done by each department separately | To be organized by HR and make unified standard of expected skill level of targeted engineer                                     |
| 2 | The result of Mentor<br>Mentee system<br>should be evaluated<br>systematically          | There is not system to evaluate result of Mentor Mentee                     | To evaluate result by the unified standard, and the result should be used for appraisal and promotion for both mentor and mentee |
| 3 | Define necessary<br>training and check<br>whether Mentee<br>received enough<br>training | Training plan and result is not shared by Mentor, Mentee, and supervisor    | Decide schedule of training to attend at the beginning of Mentor/Mentee period, and Mentee should share result.                  |

# 7. Improvement Plan Schedule

| 2015           | Feb-Mar                                                     | Apr-Jun                 | Jul-Sep               | Oct-Dec | Jan-Mar            |       |
|----------------|-------------------------------------------------------------|-------------------------|-----------------------|---------|--------------------|-------|
| <15G>          | Announce* Final Presen  Meeting**  11/Feb 13/Feb 20/Mar 30/ | Evaluation&Feedb        | pack                  |         |                    |       |
| <17G>          | Announce* Final Presen Meeting**  11/Feb 13/Feb 25/Mar 30/  | Evaluation&Feedb<br>Mar | pack                  |         | Final Presen Evalu | uatio |
| <18 <b>G</b> > | Meeting**                                                   | id Presen               |                       |         | &Fee               | dbad  |
| <19G>          | 11/Feb 13/Feb Announce*  Meeting**                          | 20/Apr                  | Mid Presen            |         | 20/Mar 30/Ma       | ır    |
| <b>1100</b> 2  | 11/Feb 13/Feb                                               |                         | 2 <mark>0/</mark> Jul |         |                    |       |
| <20G>          | Announce* Meeting**  11/Feb 13/Feb                          |                         |                       | IVI     | id Presen  20/Jan  |       |
| -210           | Employed                                                    | Announce*               | First Presen          |         | 20/0411            |       |
| <21G>          | 2/Mar                                                       | 5/May                   | 30/Jul                |         | -                  |       |

<sup>\* 11/</sup>Feb: Announce: Provide the document of this new procedure. The document explains detail steps to proceed this new method by generation. The document is completed 10<sup>th</sup> February.

About 15G & 17G, period was over, therefore they give presentation based on original target. 18G onwards, new target is reset based on the new expected level.



<sup>\*\* 13/</sup>Feb: Meeting: Explain the document about detail steps to Gr.Mgr.

# 7. Schedule: (continue) Presentation

- 1. First Presentation
  - (1) HR announces start of Mentor/Mentee after the group assignment.
  - (2) Eng. Div. decides assignment of Mentor.
  - (3) Mentor/Mentee decides target and training center curriculum.
  - (4) Mentor register target and curriculum in common record.
  - (5) HR organizes the presentation and Mentee gives presentation.
- 2. Mid term Presentation
  - (1) HR announces the mid term presentation.
  - (2) HR organizes the presentation and Mentee gives presentation.
- 3. Final Presentation
  - (1) HR announces the final presentation.
  - (2) HR organizes the presentation and Mentee gives presentation.
  - (3) Manager evaluates performance of Mentor and Mentee.
  - (4) Manager gives feedback to Mentor and Mentee.

(Note: Standard time duration of presentation is 10 min. for presentation and 5 min. for Q&A. However, it can be altered depending on number of Mentees.)

## 7. Schedule: (continue) Case for each Generation

#### (1)15G and 17G:

Please do final presentation based on original target (as their period is over). Also evaluate result of Mentor/Mentee, and provide feedback to Mentor and Mentee.

#### (2) 18G, 19G and 20G:

Please set the target according to the new expected level. Also decide curriculum to be taken in Training Center. Then give the mid term presentation based on the target.

#### (3) 21G:

Please set the target according to the new expected level. Also decide curriculum to be taken in Training Center. Then give the first presentation based on the target.

## 7. Schedule: (continue) Evaluation method

#### < Evaluation Format >

- First line manager of Mentor evaluates and Department manager examines the result.
- Evaluation point is described in the same way as appraisal (1=Outstand <-> 5=Need to improve: by absolute evaluation, not relative evaluation)

| No. | Dept. | Grp. | Position | Name  | Target | Evaluation item & point |   |   |   |   | Training | Evaluator's |         |
|-----|-------|------|----------|-------|--------|-------------------------|---|---|---|---|----------|-------------|---------|
|     |       |      |          |       |        | Α                       | В | С | D | Е | Overall  |             | Comment |
| 1   | FED   | IP1  | Mentee   | Mr. A |        | 2                       | 3 | 4 | 2 | 3 | 3        |             |         |
|     |       |      | Mentor   | Mr. B |        | 3                       | 4 | 3 |   |   | 3        |             |         |

| Position | Evaluation item |                                     | Criteria to evaluate                                                                                                                                                  |  |  |  |  |  |
|----------|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Mentee   | Α               | Technical skill                     | Acquired designated technical skill, knowledge required by the standard definition of mentee to perform the expected job level.                                       |  |  |  |  |  |
|          | В               | Communication ability and team work | Acquired proper communication skill to report to supervisor for feed back and alarm for problem solving, and have team work attitude for cooperation with colleagues. |  |  |  |  |  |
|          | С               | Motivation                          | Maintained high motivation with commitment to achieve mission and keen enthusiasm for challenging spirit for better result.                                           |  |  |  |  |  |
|          | D               | Customer satisfaction               | Maintained attitude to mind customer satisfaction and improvement of quality of work and productivity                                                                 |  |  |  |  |  |
|          | E               | Education and<br>Training           | Attended designated training curriculum and performed qualification in result of training to obtain knowledge.                                                        |  |  |  |  |  |
| Mentor   | Α               | Communication                       | Mainained enough frequent opportunity of contact and monitoerd situation of mentee's progress regularly and carefully.                                                |  |  |  |  |  |
|          | В               | Coaching                            | Whether listened sincerely issues of mentee and provided proper suggestion timely to let him discover solution by himself.                                            |  |  |  |  |  |
|          | С               | Technical development               | Whether provide enough and timely technical advice and monitor progress of mentee's technical improvement.                                                            |  |  |  |  |  |

# RENESAS

# **Appendix 1. Countermeasure : Technical Training**

| # | Category             | Direction | Current issue                                                                                                                                                                | Countermeasure                                                                                                                                                                                                                       |
|---|----------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Hardware<br>Training |           | Educate basic portion in the initial training and the technical training, however after that training is depends on OJT. Engineers do not understand much about design flow. | Strengthen the technical training by cooperating with the outside (EDA vender) -Both for new engineer and Mentor -In FY15/2H, it will be organized by RVC member -One for new engineers will be connected with the initial training) |
| 2 | Software<br>Training |           | Systematic training curriculum has not been structured in the initial training or the technical training which are necessary for software engineers.                         | Structure a systematic training curriculum for software engineers -Initial training for new comer -Basic and middle class technical training for one or two year experience by surveying outside organization                        |

## **Appendix 2. Countermeasure : Soft Skill, Management**

| # | Category                                                                              | Direction                                                                                                                                        | Current issue                                                                                                                                                        | Countermeasure                                          |
|---|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| 1 | Hardware Make engineer who can not only manage himself but also cooperate with others | We have some training in the initial training, and after that, training depends on working place assigned. Ability of Mentor class is not enough | Increase curriculum of<br>the Training Center<br>and make systematic<br>training course (not<br>only for new engineer<br>but also for Mentor<br>class) for HW and SW |                                                         |
| 2 | Software                                                                              |                                                                                                                                                  | We do not have<br>enough number of<br>capable engineers who<br>can educate junior<br>engineers well                                                                  | Survey and utilize outside training organization for SW |

## **Appendix 3. Improvement Plan Schedule**

#### **Hardware**

| 2015                                                                                                                                                | Jan-Mar                                          | Apr-Jun                          | Jul-Sep                                                               | Oct-Dec                    |             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------|-----------------------------------------------------------------------|----------------------------|-------------|
| Strengthen the Technical Training by cooperation with EDA vender -Basic Training of main EDA tools for new comer -Case Study base Advanced Training | <basic training=""> For 19G &amp; 20G</basic>    | For 21G                          |                                                                       | For 22G<br><b>→30/N</b> ov | V           |
| Increase curriculum of the Training Center •Improve common work skill training                                                                      | Reporting & Planning 29/Jan  PM Introducti 12/Fe | Meeting  15/April  ion PM Introd | /Jun  Reporting & Plann  13/Aug  luction – 21G  26/Jun  ng for GrpMgr |                            | ec<br>- 220 |

#### **Appendix 4. Improvement Plan Schedule**

#### **Software**

